Notice Information
Notice Title
Supply of RFSoC based System-on-Module Electronic Boards
Notice Description
This Technical Description concerns the supply of 70 System-on-Module (SoM) electronic boards with an AMD RF System-on-Chip (RFSoC) for the new signal acquisition and processing platform for the Beam Position Monitors (BPM) designed for the High-Luminosity Large Hadron Collider (HL-LHC).
Lot Information
Lot 1
CERN intends to place a Contract for the supply of 70 SoM electronic boards with an RFSoC (the "Supply"), as defined in this Technical Description and in accordance with the criteria defined in the Qualification Questionnaire. The Supply shall be a product already developed and commercialised by the Supplier, and not a new development. The Contract will be split into a pre-series phase (production of two units) and a series phase (production of 68 units). Technical Deliverables and Activities The Supply shall include the following technical deliverables and activities: * Pre-series (two units) and series (68 units) manufacturing of the electronic boards; * An evaluation carrier board and open-source design examples to test the pre-series modules. The design examples shall include, but not be limited to, system tests of both DDR memory sets, RF clock configuration, ADCs and DACs performance; * Technical documentation as listed in SS 5; * Manufacturing documentation (detailed schematics, detailed Bill of Material (BOM), PCB layout) of the SoM, as an option. The documents might be shared under an NDA or stored in an escrow account managed by a third party to be accessed by CERN when the Supply is no longer available for purchase by CERN; * A description of the pin assignment of the RFSoC; * A description of the pin assignment of the SoM connectors; * Factory acceptance tests and associated documentation; * A serial number associated with each SoM; * Packing of the Supply; * Shipping to CERN, if so requested; * Technical support during the warranty period; * Repair or replacement during the warranty period. The SOM shall: * be smaller than 120 x 150 mm; * use an AMD Xilinx RFSoC, XCZU47DR or XCZU48DR, speed grade -1 or better, extended temperature grade (E) or better, G1517 package; * have dedicated separate DDR4 memories (each 4 GB or more) for the Processing System (PS) and for the Programmable Logic (PL); * have QSPI memory space for boot storage, with a minimum size of 128 MB; * have the voltage regulation circuitry to generate all supply voltages required by the SoC and its peripherals on the SoM; the voltages shall be generated from a supply voltage provided to the SoM through one of the connectors; * be capable of simultaneously using 8 ADCs running at 5 GSps and 8 DACs generating RF signals of the maximum power at 10 GSps; * have programmable circuitry to set the reference clocks for the SoC PS, for the GTR and GTY transceivers and for the DDR memories; * provide a connector-level separation of the analogue RF signals (ADC inputs and DAC outputs) and other digital signals; the RF signals shall be routed as differential to a single board-to-board multi-pin RF connector with controlled impedance; no analogue signal processing is allowed on SoM; * offer the possibility to provide the SoC with at least one programmable RF clock for the ADCs and one RF clock for the DACs, either by on-board RF PLL system, or by the necessary pins on the RF-side connector for off-board clock generation; in the latter case, a reference design of the RF PLL circuitry to be implemented on the carrier board shall be provided; * have the RF-side connector with additionally at least 8 pins connected to 8 lanes of a HD I/O Bank of the SoC, available for application I/O; * have the digital-side connector with at least 24 pins connected to 24 lanes of a HD I/O Bank of the SoC, and at least 4 pins connected to 2 differential couples from a HP I/O Bank of the SoC, available for application I/O; * have the digital-side connector allowing the use of 4 PS transceivers GTR and at least 4 PL transceivers GTY; * have the digital-side connector allowing access to the UART interface of the PS; * provide through the digital-side connector the possibility to reset the SoC and the SoM; * be equipped with a factory-mounted heat spreader installed on the SoC supporting power loads up to 50 W; the heat spread shall feature a mechanical
Notice Details
Publication & Lifecycle
- Open Contracting ID
- ocds-h6vhtk-04bdeb
- Publication Source
- Find A Tender Service
- Latest Notice
- https://www.find-tender.service.gov.uk/Notice/037786-2024
- Current Stage
- Planning
- All Stages
- Planning
Procurement Classification
- Notice Type
- Planning Notice
- Procurement Type
- Standard
- Procurement Category
- Goods
- Procurement Method
- Not Specified
- Procurement Method Details
- Not specified
- Tender Suitability
- Not specified
- Awardee Scale
- Not specified
Common Procurement Vocabulary (CPV)
- CPV Divisions
31 - Electrical machinery, apparatus, equipment and consumables; lighting
-
- CPV Codes
31220000 - Electrical circuit components
31700000 - Electronic, electromechanical and electrotechnical supplies
31710000 - Electronic equipment
31711000 - Electronic supplies
31712000 - Microelectronic machinery and apparatus and microsystems
31712114 - Integrated electronic circuits
31712300 - Printed circuits
Notice Value(s)
- Tender Value
- £1,500,000 £1M-£10M
- Lots Value
- Not specified
- Awards Value
- Not specified
- Contracts Value
- Not specified
Notice Dates
- Publication Date
- 22 Nov 20241 years ago
- Submission Deadline
- Not specified
- Future Notice Date
- 31 Jan 2025Expired
- Award Date
- Not specified
- Contract Period
- Not specified - Not specified
- Recurrence
- Not specified
Notice Status
- Tender Status
- Planned
- Lots Status
- Planned
- Awards Status
- Not Specified
- Contracts Status
- Not Specified
Buyer & Supplier
Contracting Authority (Buyer)
- Main Buyer
- CERN
- Contact Name
- Hugh Alabaster
- Contact Email
- hugh.alabaster@stfc.ukri.org
- Contact Phone
- Not specified
Buyer Location
- Locality
- MERYIN
- Postcode
- N/A
- Post Town
- Not specified
- Country
- Not specified
-
- Major Region (ITL 1)
- Not specified
- Basic Region (ITL 2)
- Not specified
- Small Region (ITL 3)
- Not specified
- Delivery Location
- Not specified
-
- Local Authority
- Not specified
- Electoral Ward
- Not specified
- Westminster Constituency
- Not specified
Further Information
Notice URLs
Open Contracting Data Standard (OCDS)
View full OCDS Record for this contracting process
The Open Contracting Data Standard (OCDS) is a framework designed to increase transparency and access to public procurement data in the public sector. It is widely used by governments and organisations worldwide to report on procurement processes and contracts.
{
"tag": [
"compiled"
],
"id": "ocds-h6vhtk-04bdeb-2024-11-22T11:17:38Z",
"date": "2024-11-22T11:17:38Z",
"ocid": "ocds-h6vhtk-04bdeb",
"description": "Please note that even after the 'official' stated deadline on the market survey has passed, the contract remains open until the Invitation to Tender is issued. A Market Survey is merely an expression of interest and does not in any way constitute a commitment to bid. If you are interested in this contract, we encourage you to submit the Pre-Qualification Questionnaire and you are welcome to later decline if you decide you do not wish to proceed.",
"initiationType": "tender",
"tender": {
"id": "ocds-h6vhtk-04bdeb",
"legalBasis": {
"id": "32014L0024",
"scheme": "CELEX"
},
"title": "Supply of RFSoC based System-on-Module Electronic Boards",
"status": "planned",
"classification": {
"scheme": "CPV",
"id": "31700000",
"description": "Electronic, electromechanical and electrotechnical supplies"
},
"mainProcurementCategory": "goods",
"description": "This Technical Description concerns the supply of 70 System-on-Module (SoM) electronic boards with an AMD RF System-on-Chip (RFSoC) for the new signal acquisition and processing platform for the Beam Position Monitors (BPM) designed for the High-Luminosity Large Hadron Collider (HL-LHC).",
"value": {
"amount": 1500000,
"currency": "CHF"
},
"lots": [
{
"id": "1",
"description": "CERN intends to place a Contract for the supply of 70 SoM electronic boards with an RFSoC (the \"Supply\"), as defined in this Technical Description and in accordance with the criteria defined in the Qualification Questionnaire. The Supply shall be a product already developed and commercialised by the Supplier, and not a new development. The Contract will be split into a pre-series phase (production of two units) and a series phase (production of 68 units). Technical Deliverables and Activities The Supply shall include the following technical deliverables and activities: * Pre-series (two units) and series (68 units) manufacturing of the electronic boards; * An evaluation carrier board and open-source design examples to test the pre-series modules. The design examples shall include, but not be limited to, system tests of both DDR memory sets, RF clock configuration, ADCs and DACs performance; * Technical documentation as listed in SS 5; * Manufacturing documentation (detailed schematics, detailed Bill of Material (BOM), PCB layout) of the SoM, as an option. The documents might be shared under an NDA or stored in an escrow account managed by a third party to be accessed by CERN when the Supply is no longer available for purchase by CERN; * A description of the pin assignment of the RFSoC; * A description of the pin assignment of the SoM connectors; * Factory acceptance tests and associated documentation; * A serial number associated with each SoM; * Packing of the Supply; * Shipping to CERN, if so requested; * Technical support during the warranty period; * Repair or replacement during the warranty period. The SOM shall: * be smaller than 120 x 150 mm; * use an AMD Xilinx RFSoC, XCZU47DR or XCZU48DR, speed grade -1 or better, extended temperature grade (E) or better, G1517 package; * have dedicated separate DDR4 memories (each 4 GB or more) for the Processing System (PS) and for the Programmable Logic (PL); * have QSPI memory space for boot storage, with a minimum size of 128 MB; * have the voltage regulation circuitry to generate all supply voltages required by the SoC and its peripherals on the SoM; the voltages shall be generated from a supply voltage provided to the SoM through one of the connectors; * be capable of simultaneously using 8 ADCs running at 5 GSps and 8 DACs generating RF signals of the maximum power at 10 GSps; * have programmable circuitry to set the reference clocks for the SoC PS, for the GTR and GTY transceivers and for the DDR memories; * provide a connector-level separation of the analogue RF signals (ADC inputs and DAC outputs) and other digital signals; the RF signals shall be routed as differential to a single board-to-board multi-pin RF connector with controlled impedance; no analogue signal processing is allowed on SoM; * offer the possibility to provide the SoC with at least one programmable RF clock for the ADCs and one RF clock for the DACs, either by on-board RF PLL system, or by the necessary pins on the RF-side connector for off-board clock generation; in the latter case, a reference design of the RF PLL circuitry to be implemented on the carrier board shall be provided; * have the RF-side connector with additionally at least 8 pins connected to 8 lanes of a HD I/O Bank of the SoC, available for application I/O; * have the digital-side connector with at least 24 pins connected to 24 lanes of a HD I/O Bank of the SoC, and at least 4 pins connected to 2 differential couples from a HP I/O Bank of the SoC, available for application I/O; * have the digital-side connector allowing the use of 4 PS transceivers GTR and at least 4 PL transceivers GTY; * have the digital-side connector allowing access to the UART interface of the PS; * provide through the digital-side connector the possibility to reset the SoC and the SoM; * be equipped with a factory-mounted heat spreader installed on the SoC supporting power loads up to 50 W; the heat spread shall feature a mechanical",
"status": "planned"
}
],
"items": [
{
"id": "1",
"additionalClassifications": [
{
"scheme": "CPV",
"id": "31220000",
"description": "Electrical circuit components"
},
{
"scheme": "CPV",
"id": "31710000",
"description": "Electronic equipment"
},
{
"scheme": "CPV",
"id": "31711000",
"description": "Electronic supplies"
},
{
"scheme": "CPV",
"id": "31712000",
"description": "Microelectronic machinery and apparatus and microsystems"
},
{
"scheme": "CPV",
"id": "31712114",
"description": "Integrated electronic circuits"
},
{
"scheme": "CPV",
"id": "31712300",
"description": "Printed circuits"
}
],
"deliveryAddresses": [
{
"region": "UK"
}
],
"relatedLot": "1"
}
],
"communication": {
"futureNoticeDate": "2025-01-31T00:00:00Z"
},
"coveredBy": [
"GPA"
]
},
"parties": [
{
"id": "GB-FTS-131053",
"name": "CERN",
"identifier": {
"legalName": "CERN"
},
"address": {
"streetAddress": "CH - 1211 Geneva 23",
"locality": "Meryin",
"region": "UK",
"countryName": "United Kingdom"
},
"contactPoint": {
"name": "Hugh Alabaster",
"email": "hugh.alabaster@stfc.ukri.org"
},
"roles": [
"buyer"
],
"details": {
"url": "https://www.ukri.org/councils/stfc/",
"classifications": [
{
"scheme": "TED_CA_TYPE",
"id": "EU_INSTITUTION",
"description": "European institution/agency or international organisation"
},
{
"scheme": "COFOG",
"id": "01",
"description": "General public services"
}
]
}
}
],
"buyer": {
"id": "GB-FTS-131053",
"name": "CERN"
},
"language": "en"
}